A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications

  • Diarmuid Mc Carthy
  • , Russell Duane
  • , Mike O'Shea
  • , Ray Duffy
  • , Kevin Mc Carthy
  • , Anne Marie Kelliher
  • , Ann Concannon
  • , Alan Mathewson

Research output: Contribution to journalArticlepeer-review

Abstract

A novel nonvolatile memory top-floating-gate (TFG) device is demonstrated in a CMOS technology. This device differs in both structure and operation to typical split-gate or stacked-gate approaches. The TFG device offers low development cost, low power compliance, and high reliability. It can be fabricated using routine CMOS processing making it clearly competitive to options typically used in the industry. The structure and operation of this novel device structure is described. This is followed by a description of the processing steps required and measured electrical results.

Original languageEnglish
Pages (from-to)1708-1711
Number of pages4
JournalIEEE Transactions on Electron Devices
Volume50
Issue number7
DOIs
Publication statusPublished - 2003

Keywords

  • CMOS-compatible
  • Embedded
  • Fowler-Nordheim tunneling
  • Nonvolatile memory device

Fingerprint

Dive into the research topics of 'A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications'. Together they form a unique fingerprint.

Cite this