Abstract
A novel nonvolatile memory top-floating-gate (TFG) device is demonstrated in a CMOS technology. This device differs in both structure and operation to typical split-gate or stacked-gate approaches. The TFG device offers low development cost, low power compliance, and high reliability. It can be fabricated using routine CMOS processing making it clearly competitive to options typically used in the industry. The structure and operation of this novel device structure is described. This is followed by a description of the processing steps required and measured electrical results.
| Original language | English |
|---|---|
| Pages (from-to) | 1708-1711 |
| Number of pages | 4 |
| Journal | IEEE Transactions on Electron Devices |
| Volume | 50 |
| Issue number | 7 |
| DOIs | |
| Publication status | Published - 2003 |
Keywords
- CMOS-compatible
- Embedded
- Fowler-Nordheim tunneling
- Nonvolatile memory device
Fingerprint
Dive into the research topics of 'A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver