TY - CHAP
T1 - A simulation-based design method to transfer surface mount RF system to flip-chip die implementation
AU - Zheng, Liqiang
AU - Rodgers, Kenneth
AU - Mathewson, Alan
AU - O'Flynn, Brendan
AU - Hayes, Michael
AU - O'Mathuna, Cian
PY - 2010
Y1 - 2010
N2 - The flip-chip technology is a high chip density solution to meet the demand for very large scale integration design. For wireless sensor node or some similar RF applications, due to the growing requirements for the wearable and implantable implementations, flip-chip appears to be a leading technology to realize the integration and miniaturization. In this paper, flip-chip is considered as part of the whole system to affect the RF performance. A simulation based design is presented to transfer the surface mount PCB board to the flip-chip die package for the RF applications. Models are built by Q3D Extractor to extract the equivalent circuit based on the parasitic parameters of the interconnections, for both bare die and wire-bonding technologies. All the parameters and the PCB layout and stack-up are then modeled in the essential parts' design of the flip-chip RF circuit. By implementing simulation and optimization, a flip-chip package is re-designed by the parameters given by simulation sweep. Experimental results fit the simulation well for the comparison between pre-optimization and post-optimization of the bare die package's return loss performance. This design method could generally be used to transfer any surface mount PCB to flip-chip package for the RF systems or to predict the RF specifications of a RF system using the flip-chip technology.
AB - The flip-chip technology is a high chip density solution to meet the demand for very large scale integration design. For wireless sensor node or some similar RF applications, due to the growing requirements for the wearable and implantable implementations, flip-chip appears to be a leading technology to realize the integration and miniaturization. In this paper, flip-chip is considered as part of the whole system to affect the RF performance. A simulation based design is presented to transfer the surface mount PCB board to the flip-chip die package for the RF applications. Models are built by Q3D Extractor to extract the equivalent circuit based on the parasitic parameters of the interconnections, for both bare die and wire-bonding technologies. All the parameters and the PCB layout and stack-up are then modeled in the essential parts' design of the flip-chip RF circuit. By implementing simulation and optimization, a flip-chip package is re-designed by the parameters given by simulation sweep. Experimental results fit the simulation well for the comparison between pre-optimization and post-optimization of the bare die package's return loss performance. This design method could generally be used to transfer any surface mount PCB to flip-chip package for the RF systems or to predict the RF specifications of a RF system using the flip-chip technology.
UR - https://www.scopus.com/pages/publications/78651312035
U2 - 10.1109/ESTC.2010.5642911
DO - 10.1109/ESTC.2010.5642911
M3 - Chapter
AN - SCOPUS:78651312035
SN - 9781424485536
T3 - Electronics System Integration Technology Conference, ESTC 2010 - Proceedings
BT - Electronics System Integration Technology Conference, ESTC 2010 - Proceedings
T2 - 3rd Electronics System Integration Technology Conference, ESTC 2010
Y2 - 13 September 2010 through 16 September 2010
ER -