Abstract
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed, Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
| Original language | English |
|---|---|
| Pages | 777-780 |
| Number of pages | 4 |
| Publication status | Published - 2004 |
| Event | Proceedings - 2004 24th International Conference on Microelectronics, MIEL 2004 - Nis Duration: 16 May 2004 → 19 May 2004 |
Conference
| Conference | Proceedings - 2004 24th International Conference on Microelectronics, MIEL 2004 |
|---|---|
| City | Nis |
| Period | 16/05/04 → 19/05/04 |
Keywords
- Cell Matrix
- Fault tolerance
- FPGAs
- Hamming code
- Scan path
- Supercell