Performance enhancement defect tolerance in the cell matrix architecture

Research output: Contribution to conferencePaperpeer-review

Abstract

This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed, Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.

Original languageEnglish
Pages777-780
Number of pages4
Publication statusPublished - 2004
EventProceedings - 2004 24th International Conference on Microelectronics, MIEL 2004 - Nis
Duration: 16 May 200419 May 2004

Conference

ConferenceProceedings - 2004 24th International Conference on Microelectronics, MIEL 2004
CityNis
Period16/05/0419/05/04

Keywords

  • Cell Matrix
  • Fault tolerance
  • FPGAs
  • Hamming code
  • Scan path
  • Supercell

Fingerprint

Dive into the research topics of 'Performance enhancement defect tolerance in the cell matrix architecture'. Together they form a unique fingerprint.

Cite this