Abstract
Inspired by recent experimental realizations and theoretical simulations of thin silicon nanowire-based devices, we perform proof-of-concept simulations of junctionless gated Si nanowire transistors. Based on first-principles, our primary predictions are that Si-based transistors are physically possible without major changes in design philosophy at scales of ∼1 nm wire diameter and ∼3 nm gate length, and that the junctionless transistor avoids potentially serious difficulties affecting junctioned channels at these length scales. We also present investigations into atomic-level design factors such as dopant positioning and concentration.
| Original language | English |
|---|---|
| Article number | 062105 |
| Journal | Applied Physics Letters |
| Volume | 97 |
| Issue number | 6 |
| DOIs | |
| Publication status | Published - 9 Aug 2010 |
Fingerprint
Dive into the research topics of 'Simulation of junctionless Si nanowire transistors with 3 nm gate length'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver