The maximum voltage drop in an on-chip power distribution network: Analysis of square, triangular and hexagonal power pad arrangements

Research output: Contribution to journalArticlepeer-review

Abstract

A mathematical model of the voltage drop which arises in on-chip power distribution networks is used to compare the maximum voltage drop in the case of different geometric arrangements of the pads supplying power to the chip. These include the square or Manhattan power pad arrangement, which currently predominates, as well as equilateral triangular and hexagonal arrangements. In agreement with the findings in the literature and with physical and SPICE models, the equilateral triangular power pad arrangement is found to minimize the maximum voltage drop. This headline finding is a consequence of relatively simple formulas for the voltage drop, with explicit error bounds, which are established using complex analysis techniques, and elliptic functions in particular.

Original languageEnglish
Pages (from-to)531-551
Number of pages21
JournalEuropean Journal of Applied Mathematics
Volume25
Issue number5
DOIs
Publication statusPublished - Oct 2014

Keywords

  • Elliptic functions and integrals
  • Mathematical problems of computer architecture
  • Poisson's equation

Fingerprint

Dive into the research topics of 'The maximum voltage drop in an on-chip power distribution network: Analysis of square, triangular and hexagonal power pad arrangements'. Together they form a unique fingerprint.

Cite this