Towards a vertical and damage free post-etch InGaAs fin profile: Dry etch processing, sidewall damage assessment and mitigation options

  • U. Peralagu
  • , X. Li
  • , O. Ignatova
  • , Y. C. Fu
  • , D. A.J. Millar
  • , M. J. Steer
  • , I. M. Povey
  • , K. Hossain
  • , M. Jain
  • , T. G. Golding
  • , R. Droopad
  • , P. K. Hurley
  • , I. G. Thayne

Research output: Chapter in Book/Report/Conference proceedingsChapterpeer-review

Abstract

Based on current projections, III-Vs are expected to replace Si as the n-channel solution in FinFETs at the 7nm technology node. The realisation of III-V FinFETs entails top-down fabrication via dry etch techniques. Vertical fins in conjunction with high quality sidewall MOS interfaces are required for high-performance logic devices. This, however, is difficult to achieve with dry etching. Highly anisotropic etching required of vertical fins is concomitant with increased damage to the sidewalls, resulting in the quality of the sidewall MOS interface being compromised. In this work, we address this challenge in two stages by first undertaking a systematic investigation of dry etch processing for fin formation, with the aim of obtaining high resolution fins with vertical sidewalls and clean etch surfaces. In the second stage, dry etch process optimisation and post-etch sidewall passivation schemes are explored to mitigate the damage arising from anisotropic etching required for the realisation of vertical fins.

Original languageEnglish
Title of host publicationSemiconductors, Dielectrics, and Metals for Nanoelectronics 13
EditorsS. Kar, K. Kita, D. Landheer, D. Misra
PublisherElectrochemical Society Inc.
Pages15-36
Number of pages22
Edition5
ISBN (Electronic)9781607685395
DOIs
Publication statusPublished - 2015
EventSymposium on Semiconductors, Dielectrics, and Metals for Nanoelectronics 13 - 228th ECS Meeting - Phoenix, United States
Duration: 11 Oct 201515 Oct 2015

Publication series

NameECS Transactions
Number5
Volume69
ISSN (Print)1938-6737
ISSN (Electronic)1938-5862

Conference

ConferenceSymposium on Semiconductors, Dielectrics, and Metals for Nanoelectronics 13 - 228th ECS Meeting
Country/TerritoryUnited States
CityPhoenix
Period11/10/1515/10/15

Fingerprint

Dive into the research topics of 'Towards a vertical and damage free post-etch InGaAs fin profile: Dry etch processing, sidewall damage assessment and mitigation options'. Together they form a unique fingerprint.

Cite this